发明名称 ITERATIVE METHOD FOR REFINING INTEGRATED CIRCUIT LAYOUT USING COMPASS OPTICAL PROXIMITY CORRECTION (OPC)
摘要 The present invention is an iterative method or procedure involving a series of optical proximity correction (OPC) process steps for refining an integrated circuit design layout on a wafer during a photolithographic process. The iterative method may be applied as a system and computer program to perform classifying and grouping edge fragments according to directional orientations, selecting an edge fragment or a combination of non-opposing edge fragments, calculating an edge placement error of the selected edge fragment and proximally shifting the edge fragment until a quality limitation is met.
申请公布号 US2008141203(A1) 申请公布日期 2008.06.12
申请号 US20080033102 申请日期 2008.02.19
申请人 SCAMAN MICHAEL E 发明人 SCAMAN MICHAEL E.
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址