发明名称 PROCESS FOR FORMING SUB-LITHOGRAPHIC PHOTORESIST FEATURES
摘要 A process for forming sub-lithographic features in an integrated circuit is disclosed herein. The process includes modifying a photoresist layer after patterning and development but before it is utilized to pattern the underlying layers. The modified photoresist layer has different etch rates in the vertical and horizontal directions. The modified photoresist layer is trimmed with a plasma etch. A feature included in the trimmed photoresist layer has a sub-lithographic lateral dimension.
申请公布号 KR100836948(B1) 申请公布日期 2008.06.11
申请号 KR20037012674 申请日期 2003.09.27
申请人 发明人
分类号 H01L21/027 主分类号 H01L21/027
代理机构 代理人
主权项
地址