发明名称 SPEED BINNING FOR DYNAMIC AND ADAPTIVE POWER CONTROL
摘要 A representative digital circuit of the invention has an on-chip, non- volatile memory, to which chip-specific speed-binning data that characterize performance of the digital circuit are written during production testing. During normal operation, the power controller that controls power-supply signals applied to the digital circuit reads the speed-binning data from the on-chip memory for use as input parameters for dynamic supply-voltage scaling, dynamic clock scaling, and/or adaptive power control that optimize (e.g., minimize) power consumption in the digital circuit. Advantageously over the prior art, the accuracy and efficiency of dynamic and/or adaptive power control arc improved because the chip-specific speed-binning data enable the power controller to better customize the power-management algorithm for the given digital circuit.
申请公布号 WO2008066548(A1) 申请公布日期 2008.06.05
申请号 WO2006US61323 申请日期 2006.11.29
申请人 AGERE SYSTEMS INC.;LOPATA, DOUGLAS, D. 发明人 LOPATA, DOUGLAS, D.
分类号 G06F1/32 主分类号 G06F1/32
代理机构 代理人
主权项
地址