发明名称 MOSFET device with low gate contact resistance
摘要 A CMOS RF device and a method to fabricate said device with low gate contact resistance are described. Conventional MOS transistor is first formed with isolation regions, poly-silicon gate structure, sidewall spacers around poly gate, and implanted source/drain with lightly and heavily doped regions. A silicon dioxide layer such as TEOS is deposited, planarized with chemical mechanical polishing (CMP) to expose the gate and treated with dilute HF etchant to recess the silicon dioxide layer below the surface of the gate. Silicon nitride is then deposited and planarized with CMP and then etched except around the gates, using a oversize poly-silicon gate mask. Inter-level dielectric mask is then deposited, contact holes etched, and contact metal is deposited to form the transistor. During contact hole etch over poly-silicon gate, silicon nitride around the poly gate acts as an etch stop. Resulting structure with direct gate contact achieves significantly reduced gate resistance and thereby improved noise performance at high frequency operation, increased unit power gain frequency (f<SUB>max</SUB>), and reduced gate delay.
申请公布号 US7382027(B2) 申请公布日期 2008.06.03
申请号 US20050045958 申请日期 2005.01.28
申请人 CHARTERED SEMICONDUCTOR MANUFACTURING, LTD. 发明人 VERMA PURAKH RAJ;CHU SANFORD;CHAN LAP;PRADEEP YELEHANKA;SHAO KAI;ZHENG JIA ZHEN
分类号 H01L29/76;H01L21/00;H01L21/3205;H01L21/336;H01L21/4763;H01L21/768;H01L21/84;H01L29/94;H01L31/062;H01L31/113;H01L31/119 主分类号 H01L29/76
代理机构 代理人
主权项
地址