发明名称 FULLY LOGIC PROCESS COMPATIBLE NON-VOLATILE MEMORY CELL WITH A HIGH COUPLING RATIO AND PROCESS OF MAKING THE SAME
摘要 A fully logic process compatible non-volatile memory cell has a well on a substrate, a pair of source and drain outside the well, a channel between the source and drain, a control gate in the well, and a floating gate having a first portion above the channel, and a second portion above the well. The control gate includes two regions having opposite conductivity types and a third region between the two regions and under the second portion of the floating gate, and thus eliminates the parasitic depletion capacitor in the coupling path of the cell, thereby improving the coupling ratio.
申请公布号 US2008121973(A1) 申请公布日期 2008.05.29
申请号 US20070771359 申请日期 2007.06.29
申请人 RICHTEK TECHNOLOGY CORP. 发明人 SU HUNG-DER
分类号 H01L29/78;H01L21/336 主分类号 H01L29/78
代理机构 代理人
主权项
地址