发明名称 Opposite-phase scheme for peak current reduction
摘要 We propose an opposite-phase scheme for peak current reduction. The basic idea is to divide the clock buffers at each level of the clock tree into two sets: one half of the clock buffers operate at the same phase as the clock source, and the other half of the clock buffers operate at the opposite phase to the clock source. Consequently, our approach can effectively reduce the peak current of the clock tree. The method enables the opposite-phase scheme to combine with the electronic design automation (EDA) tools that are commonly used in modern industries.
申请公布号 US2008127003(A1) 申请公布日期 2008.05.29
申请号 US20080010136 申请日期 2008.01.22
申请人 INDUSTRIAL TECHNOLOGY RESEARCH INSTITUTE;CHUNG YUAN CHRISTIAN UNIVERSITY 发明人 NIEH YOW-TYNG;HSU SHENG-YU;HUANG SHIH-HSU;CHANG YEONG-JAR
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址