发明名称 Low power and duty cycle error free matched current phase locked loop
摘要 A phase locked loop with a voltage controlled oscillator, where the voltage controlled oscillator includes a feedback loop and delay cells connected in a ring. Each delay cell has a biased pMOSFET to provide pull-up current and a biased nMOSFET to provide pull-down current. For each delay cell, the gate of the biased nMOSFET is biased by the control voltage provided by the phase locked loop, and the gate of the biased pMOSFET is biased at a bias voltage provided by the feedback loop. The biasing of the pMOSFETs is adjusted so that the pull-up and pull-down currents for each delay cell are matched, thereby providing a 50% duty cycle and good jitter performance over process, supply voltage variations, and temperature variations. Because only the feedback loop has non-zero static current, low power is expected. Other embodiments are described and claimed.
申请公布号 US2008122545(A1) 申请公布日期 2008.05.29
申请号 US20060592591 申请日期 2006.11.03
申请人 FAN YONGPING;YOUNG IAN 发明人 FAN YONGPING;YOUNG IAN
分类号 H03L7/099;H03K3/353;H03L7/085;H03L7/089 主分类号 H03L7/099
代理机构 代理人
主权项
地址