发明名称 Advanced execution of extended floating-point add operations in a narrow dataflow
摘要 A method and system for performing floating point additive arithmetic operations of long operands in a narrow dataflow. The operands include first and second floating point numbers having first and second mantissas, respectively, the second operand greater than the first operand. The mantissas are both separated into a low portion and a high portion, the high portions are loaded into N-bit operand registers. The high portion of the first mantissa is aligned with respect to the high portion of the second mantissa, the high portions are then moved into 2N-bit registers. The low portion of the first mantissa is aligned in accordance with the alignment of the first mantissa high portion. The low portions of both mantissas are then concatenated into the registers, the first mantissa concatenated using a hold-function circuit. A 2N-bit-wide adder performs the additive arithmetic operation on the concatenated mantissas.
申请公布号 US7373369(B2) 申请公布日期 2008.05.13
申请号 US20040861151 申请日期 2004.06.04
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 GERWIG GUENTER;KROENER KLAUS MICHAEL
分类号 G06F7/38;G06F7/485 主分类号 G06F7/38
代理机构 代理人
主权项
地址