发明名称 USING NO-REFRESH DRAM IN ERROR CORRECTING CODE ENCODER AND DECODER IMPLEMENTATIONS
摘要 <p>Embodiments of the present invention provide Forward Error Correcting Code encoders and decoder structures that use DRAM in their memory designs. DRAM is a very attractive memory options in many electronic systems due to the high memory density provided by DRAM. However, the DRAM is typically not included in ASIC or FPGA implementations of encoders and decoders due to complex refresh requirements of DRAM that are required to maintain data stored in DRAM and may interfere with user access to the memory space during refresh cycles. Embodiments of the present invention provide FECC encoder and decoder structures that are implemented using DRAM that do not require complex refresh operations to be performed on the DRAM to ensure data integrity. Accordingly, embodiments of the present invention maximize memory density without the added complexity of introduced by the refresh requirements of DRAM.</p>
申请公布号 WO2008054987(A2) 申请公布日期 2008.05.08
申请号 WO2007US81434 申请日期 2007.10.15
申请人 TRELLISWARE TECHNOLOGIES, INC.;DIMOU, GEORGIOS, D. 发明人 DIMOU, GEORGIOS, D.
分类号 G06F11/08 主分类号 G06F11/08
代理机构 代理人
主权项
地址