发明名称 Mesochronous clock system and method to minimize latency and buffer requirements for data transfer in a large multi-processor computing system
摘要 A mesochronous clock system and method to minimize latency and buffer requirements for data transfer in a large multiprocessor computing system. A stream of data is transferred from a first clock domain with a first clock signal to a second clock domain with a second clock signal. The first and second clock signals have a mesochronous relationship. The first clock signal is sampled in the second clock domain. In response to the sampling of the first clock signal, a modified version of the first clock signal is formed having a known phase relationship to the second clock signal. A parallel form of the received data is formed under the control of modified version of the first clock signal. In response to the sampling of the first clock signal, a subset of contiguous bits of the parallel data is selected for use in the second clock domain.
申请公布号 US2008109671(A1) 申请公布日期 2008.05.08
申请号 US20060594442 申请日期 2006.11.08
申请人 SICORTEX, INC 发明人 GODIWALA NITIN
分类号 G06F1/12 主分类号 G06F1/12
代理机构 代理人
主权项
地址