发明名称 PROGRAMMABLE DIGITAL SIGNAL PROCESSOR INCLUDING A CLUSTERED SIMD MICROARCHITECTURE CONFIGURED TO EXECUTE COMPLEX VECTOR INSTRUCTIONS
摘要 A programmable digital signal processor including a clustered SIMD microarchitecture includes a plurality of accelerator units, a processor core and a complex computing unit. Each of the accelerator units may be configured to perform one or more dedicated functions. The processor core includes an integer execution unit that may be configured to execute integer instructions. The complex computing unit may be configured to execute complex vector instructions. The complex computing unit may include a first and a second clustered execution pipeline. The first clustered execution pipeline may include one or more complex arithmetic logic unit datapaths configured to execute first complex vector instructions. The second clustered execution pipeline may include one or more complex multiplier accumulator datapaths configured to execute second complex vector instructions.
申请公布号 EP1913488(A1) 申请公布日期 2008.04.23
申请号 EP20060769606 申请日期 2006.08.09
申请人 CORESONIC AB 发明人 NILSSON, ANDERS;TELL, ERIC;LIU, DAKE
分类号 G06F15/78;G06F7/48;G06F9/302;G06F9/32;G06F9/355;G06F9/38;H04N5/44;H04N7/26 主分类号 G06F15/78
代理机构 代理人
主权项
地址