发明名称 DISTRIBUTED MICRO INSTRUCTION SET PROCESSOR ARCHITECTURE FOR HIGH-EFFICIENCY SIGNAL PROCESSING
摘要 A wireless communication system hosts a plurality of processes in accordance with a communication protocol. The system includes application specific instruction set processors (ASISPs) that provided computation support for the process. Each ASISP is capable of executing a subset of the functions of a communication protocol. A scheduler is used to schedule the ASISPs in a time-sliced algorithm so that each ASISP supports several processes. In this architecture, the ASISP actively performs computations for one of the supported processes (active process) at any given time. The state information of each process supported by a particular ASISP is stored in a memory bank that is uniquely associated with the ASISP. When a scheduler instructs an ASISP to change which process is the active process, the state information for the inactivated process is stored in the memory bank and the state information for the newly activated process is retrieved from the memory bank.
申请公布号 US2008084850(A1) 申请公布日期 2008.04.10
申请号 US20070841604 申请日期 2007.08.20
申请人 INFINEON TECHNOLOGIES AG 发明人 CHEN SONG;CHOU PAUL L.;WOODTHORPE CHRISTOPHER C.;BALASUBRAMONIAN VENUGOPAL;RIEKEN KEITH
分类号 H04B7/216;G06F9/30;G06F9/46;G06F9/48;H04J3/06 主分类号 H04B7/216
代理机构 代理人
主权项
地址