发明名称 POWER CONSERVATION VIA DRAM ACCESS
摘要 Power conservation via DRAM access reduction is provided by a buffer/mini-cache selectively operable in a normal mode and a buffer mode. In the buffer mode, entered when CPUs begin operating in low-power states, non-cacheable accesses (such as generated by a DMA device) matching specified physical address ranges, or having specific characteristics of the accesses themselves, are processed by the buffer/mini-cache, instead of by a memory controller and DRAM. The buffer/mini-cache processing includes allocating lines when references miss, and returning cached data from the buffer/mini-cache when references hit. Lines are replaced in the buffer/mini-cache according to one of a plurality of replacement policies, including ceasing replacement when there are no available free lines. In the normal mode, entered when CPUs begin operating in high-power states, the buffer/mini-cache operates akin to a conventional cache and non-cacheable accesses are not processed therein.
申请公布号 WO2007097791(A3) 申请公布日期 2008.04.10
申请号 WO2006US44129 申请日期 2006.11.14
申请人 MONTALVO SYSTEMS, INC.;MOLL, LAURENT, R.;SONG, SEUNGYOON, PETER;GLASKOWSKY, PETER, N.;CHENG, YU-QUIN 发明人 MOLL, LAURENT, R.;SONG, SEUNGYOON, PETER;GLASKOWSKY, PETER, N.;CHENG, YU-QUIN
分类号 G06F12/08 主分类号 G06F12/08
代理机构 代理人
主权项
地址