发明名称 Method of reducing leakage current using sleep transistors in programmable logic device
摘要 A programmable logic device (PLD) having minimal leakage current for inactive logic blocks is provided. The PLD includes an array of logic blocks. Among the array of logic blocks, one of the array of logic blocks monitors the level of activity of each of the remaining logic blocks. The level of activity may be monitored by observing the input and output pin of the logic blocks. The PLD further includes a plurality of driven wires defining a routing pattern between the array of logic blocks. When one of the array of logic blocks detect inactivity in any one of the remaining logic blocks for a certain duration, the one of the array logic blocks transmits a signal invoking a sleep mode for the inactive logic blocks. A sleep transistor with a threshold voltage level that is capable minimizing the leakage current is associated with each of the remaining block. The gate of the sleep transistor receives the signal transmitted by one of the array logic blocks and the signal switches off the sleep transistor.
申请公布号 US7355440(B1) 申请公布日期 2008.04.08
申请号 US20050318324 申请日期 2005.12.23
申请人 ALTERA CORPORATION 发明人 SANTURKAR VIKRAM;YI HYUN MO;LANE CHRISTOPHER F.
分类号 H03K19/173;G06F7/38 主分类号 H03K19/173
代理机构 代理人
主权项
地址
您可能感兴趣的专利