发明名称 Write latency tracking using a delay lock loop in a synchronous DRAM
摘要 A method and circuitry for improved write latency tracking in a SDRAM is disclosed. In one embodiment, a delay locked loop is used in the command portion of the write path, and receives the system clock as its reference input. The DLL includes a modeled delay which models the delay in transmission of the internal Write Valid signal and system clock distribution to the deserializers in the data path portion of the write path, which is otherwise controlled by the intermittently asserted write strobe signal. With the input distribution delay of the system clock (Clk) and the write strobe (WS) matched by design, the distributed system clock and Write Valid signal are synchronized to the WS distribution path by means of the DLL delay with reference to the system clock input to the DLL. By backing the distribution delay out of system clock as sent to the deserializers, the write valid signal is effectively synchronized with the write strobe, with the effect that data will be passed out of the deserializer circuitry to the memory array on time and consistent with the programmed write latency.
申请公布号 US7355920(B2) 申请公布日期 2008.04.08
申请号 US20060355802 申请日期 2006.02.16
申请人 MICRON TECHNOLOGY, INC. 发明人 JOHNSON JAMES BRIAN;LIN FENG;KEETH BRENT
分类号 G11C8/00 主分类号 G11C8/00
代理机构 代理人
主权项
地址