发明名称 Method and apparatus for fetching instructions from the memory subsystem of a mixed architecture processor into a hardware emulation engine
摘要 A method of, and apparatus for, interfacing the hardware of a processor capable of processing instructions from more than one type of instruction set. More particularly, an engine responsible for fetching native instructions from a memory subsystem (such as an EM fetch engine) is interfaced with an engine that processes emulated instructions (such as an x86 engine). This is achieved using a handshake protocol, whereby the x86 engine sends an explicit fetch request signal to the EM fetch engine along with a fetch address. The EM fetch engine then accesses the memory subsystem and retrieves a line of instructions for subsequent decode and execution. The EM fetch engine sends this line of instructions to the x86 engine along with an explicit fetch complete signal. The EM fetch engine also includes a fetch address queue capable of holding the fetch addresses before they are processed by the EM fetch engine. The fetch requests are processed such that more than one fetch request may be pending at the same time. If a pending fetch request is canceled due to a pipeline flush, then the fetch address queue is cleared and the pending fetch requests are canceled. The system also prevents macroinstruction (MIQ)-related stalls by using a speculative write pointer to control the issuance of fetch requests, thereby preventing the MIQ from becoming oversubscribed.
申请公布号 US7356674(B2) 申请公布日期 2008.04.08
申请号 US20030717671 申请日期 2003.11.21
申请人 HEWLETT-PACKARD DEVELOPMENT COMPANY, L.P. 发明人 DUA ANUJ;MCCORMICK, JR. JAMES E;UNDY STEPHEN R.;ARNOLD BARRY J;BROCKMANN RUSSELL C;KUBICEK DAVID CARL;STOUT JAMES CURTIS
分类号 G06F15/00;G06F9/318;G06F9/38;G11C7/22 主分类号 G06F15/00
代理机构 代理人
主权项
地址