发明名称 Triple cascode power amplifier of inner parallel configuration with dynamic gate bias technique
摘要 Provided is a power amplifier which fits to a deep-submicron technology in radio frequency wireless communication. The power amplifier includes a cascode including a first transistor which receives and amplifies an input signal, and a second transistor which is connected to the first transistor in series and operated by a DC bias voltage; a third transistor which is connected between the cascode and an output end, operated by a dynamic gate bias and outputting a signal; and a voltage divider which includes first and second capacitors that are connected between the output end, i.e. a drain of the third transistor, and a ground in series, and provides the dynamic bias to a gate of the third transistor.
申请公布号 US7352247(B2) 申请公布日期 2008.04.01
申请号 US20070843042 申请日期 2007.08.22
申请人 ELECTRONICS AND TELECOMMUNICATIONS RESEARCH INSTITUTE 发明人 OH HYOUNG-SEOK;YU HYUN-KYU;PARK MUN-YANG;KIM CHEON-SOO
分类号 H03F3/04 主分类号 H03F3/04
代理机构 代理人
主权项
地址