发明名称 L2 CACHE ARRAY TOPOLOGY FOR LARGE CACHE WITH DIFFERENT LATENCY DOMAINS
摘要 A cache memory logically associates a cache line with at least two cache sectors of a cache array wherein different sectors have different output latencies and, for a load hit, selectively enables the cache sectors based on their latency to output the cache line over successive clock cycles. Larger wires having a higher transmission speed are preferably used to output the cache line corresponding to the requested memory block. In the illustrative embodiment the cache is arranged with rows and columns of the cache sectors, and a given cache line is spread across sectors in different columns, with at least one portion of the given cache line being located in a first column having a first latency, and another portion of the given cache line being located in a second column having a second latency greater than the first latency. One set of wires oriented along a horizontal direction may be used to output the cache line, while another set of wires oriented along a vertical direction may be used for maintenance of the cache sectors. A given cache line is further preferably spread across sectors in different rows or cache ways. For example, a cache line can be 128 bytes and spread across four sectors in four different columns, each sector containing 32 bytes of the cache line, and the cache line is output over four successive clock cycles with one sector being transmitted during each of the four cycles.
申请公布号 US2008077740(A1) 申请公布日期 2008.03.27
申请号 US20070947742 申请日期 2007.11.29
申请人 CLARK LEO J;GUTHRIE GUY L;LIVINGSTON KIRK S;STARKE WILLIAM J 发明人 CLARK LEO J.;GUTHRIE GUY L.;LIVINGSTON KIRK S.;STARKE WILLIAM J.
分类号 G06F12/08 主分类号 G06F12/08
代理机构 代理人
主权项
地址