发明名称 Multi rate clock data recovery based on multi sampling technique
摘要 A clock and data recovery device (CDR) based on multi-rate multi-phase oversampling technique is capable of receiving serial data streams of different data rates. The CDR uses a multi-rate multi-phase oversampling technique. N phase shifted clocks are generated based on a single clock and rising edges (or falling) of the phase shifted clocks and define N sampling points where a serial data stream is sampled. The multi-phase oversampling technique provides at least two sampling points per data bit of the serial data stream at highest data rates. The sampling points divide one clock cycle of the single clock into N zones. Depending on which of the zones a data edge transition is detected, the CDR can converge the sampling points to optimal data sampling positions in the serial data stream.
申请公布号 US7349509(B2) 申请公布日期 2008.03.25
申请号 US20040828318 申请日期 2004.04.21
申请人 KAWASAKI LSI U.S.A., INC. 发明人 RIBO JEROME;ROEDERER BENOIT
分类号 H04L7/00;H03L7/081;H03L7/091;H04L7/033 主分类号 H04L7/00
代理机构 代理人
主权项
地址