发明名称 Two-bit per I/O line write data bus for DDR1 and DDR2 operating modes in a DRAM
摘要 A data bus circuit for an integrated circuit memory includes a 4-bit bus per I/O pad that is used to connect the memory with an I/O block, but only two bits per I/O are utilized for writing. Four bits per I/O pad are used for reading. At every falling edge of an input data strobe, the last two bits are transmitted over the bus, which eliminates the need for the precise counting of input data strobe pulses. The data bus circuit is compatible with both DDR1 and DDR2 operating modes.
申请公布号 US7349289(B2) 申请公布日期 2008.03.25
申请号 US20050177537 申请日期 2005.07.08
申请人 PROMOS TECHNOLOGIES INC. 发明人 FAUE JON ALLAN;EATON STEVE;MURRAY MICHAEL
分类号 G11C7/22;G11C7/10;G11C11/4093;G11C11/4096 主分类号 G11C7/22
代理机构 代理人
主权项
地址
您可能感兴趣的专利