发明名称 MULTI-LOOP PHASE LOCKED LOOP CIRCUIT
摘要 Disclosed is a multi-loop PLL circuit and a related method of which, the circuit includes: a first loop for generating a first control current; a second loop for generating a second control current; a loop filter for generating a control signal according to the first control current or the second control current; a voltage control oscillator for generating a first oscillating signal or a second oscillating signal according to the control signal; a first frequency divider for generating a first feed back clock signal; a second frequency divider for generating a second feed back clock signal; and a control circuit for switching the first loop or the second loop to generate the control signal. The frequency of the second reference clock signal is higher than which of the first reference clock signal. The control circuit turns on the second loop first and then turns on the first loop.
申请公布号 US2008061888(A1) 申请公布日期 2008.03.13
申请号 US20070845729 申请日期 2007.08.27
申请人 LIU REN-CHIEH 发明人 LIU REN-CHIEH
分类号 H03L7/07;H03L7/085 主分类号 H03L7/07
代理机构 代理人
主权项
地址