发明名称 Memory with low power mode for WRITE
摘要 The present invention describes circuitry and a method of providing a low power WRITE mode of operation for an integrated circuit comprising an SRAM memory to provide a reduced IDDQ relative to the IDDQ of a full active mode. In one aspect, the circuitry includes an SRAM memory array, mode control circuitry coupled to the array and configured to alter a supply voltage level to the SRAM array based on a mode of operation. The circuitry also includes control inputs coupled to the mode control circuitry for selecting one of the low power write mode, the full active mode, and optionally a retention mode of operation. The mode control circuitry is configured to receive the control inputs to select one of the three modes of operation, and to alter one or more supply voltage levels to the array, for example, the Vss supply voltage using a Vss supply circuit and the Vdd supply voltage using a Vdd supply circuit, based on the selected mode of operation. The mode control circuitry may also comprise a bitline precharge circuit configured to alter a bitline precharge voltage.
申请公布号 US2008055967(A1) 申请公布日期 2008.03.06
申请号 US20060511800 申请日期 2006.08.29
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 HOUSTON THEODORE WARREN;CLINTON MICHAEL PATRICK;SHEFFIELD BRYAN DAVID
分类号 G11C5/14;G11C11/00 主分类号 G11C5/14
代理机构 代理人
主权项
地址