发明名称 PACKET VIDEO SIGNAL INVERSE TRANSPORT PROCESSOR MEMORY ADDRESS CIRCUITRY
摘要 An inverse transport processor system for a TDM packet signal TV receiver includes apparatus for selectively extracting desired payloads of program component data and coupling this data to a common buffer memory data input port. A microprocessor associated with the system also couples data to the common buffer memory data input port. The respective component payloads and data generated by the microprocessor are stored in respective blocks of the common buffer memory in response to associated memory address which are applied to a memory address input port by an address multiplexer. A decryption device is included to decrypt payload data according to packet specific decryption keys. In addition a detector is included to detect payloads including entitlement data. Payloads containing entitlement data are directed via the common buffer memory to a smart card which generates the packet specific decryption keys. A memory data output port is coupled to a bus interconnected with the respective program component processors. Responsive to data requests from the respective program component processors, and data write requests from the component payload source, memory access for read and write functions is arbitrated so that no incoming program data is lost, and all component processors are serviced.
申请公布号 CA2387110(C) 申请公布日期 2008.02.19
申请号 CA19952387110 申请日期 1995.04.06
申请人 THOMSON CONSUMER ELECTRONICS, INC. 发明人 BRIDGEWATER, KEVIN ELLIOTT;DEISS, MICHAEL SCOTT
分类号 H04L12/56;H04N7/00 主分类号 H04L12/56
代理机构 代理人
主权项
地址