发明名称 Digital phase locked loops for packet stream rate matching and restamping
摘要 A packet stream multiplexer may include one or more control loops (e.g., digital phase locked loops) for tracking the source clock frequency associated with a packet stream. A first control loop may slowly drive an error between a received timestamp and an estimated timestamp to zero. A second control loop may more quickly drive a first derivative of the error to zero. The second control loop may include a set of digital filters ordered according to tracking speed. The output of the slowest filter is initially selected for updating the source clock frequency estimate. As time progresses, the faster filters are selected in succession. The estimated source clock frequency is used to restamp packets of the packet stream as they are sent out onto an output channel.
申请公布号 US7333468(B1) 申请公布日期 2008.02.19
申请号 US20050129798 申请日期 2005.05.16
申请人 SUN MICROSYSTEMS, INC. 发明人 TURULLOLS SEBASTIAN;ORADY ALY E.;YU JAMES J.;YANG ANDREW C.
分类号 H04J3/24;H04B1/10;H04B1/18;H04J3/06;H04L7/00;H04L7/04;H04L9/00;H04L12/56 主分类号 H04J3/24
代理机构 代理人
主权项
地址