发明名称 Technique for providing multiple stress sources in NMOS and PMOS transistors
摘要 By combining a plurality of stress inducing mechanisms in each of different types of transistors, a significant performance gain may be obtained, thereby providing enhanced flexibility in adjusting product specific characteristics. For this purpose, sidewall spacers with high tensile stress may be commonly formed on PMOS and NMOS transistors, wherein a deleterious effect on the PMOS transistor may be compensated for by a corresponding compressively stressed contact etch stop layer, while the NMOS transistor comprises a contact etch stop layer with tensile stress. Furthermore, the PMOS transistor comprises an embedded strained semiconductor layer for efficiently creating compressive strain in the channel region.
申请公布号 US7329571(B2) 申请公布日期 2008.02.12
申请号 US20060466802 申请日期 2006.08.24
申请人 ADVANCED MICRO DEVICES, INC. 发明人 HOENTSCHEL JAN;WEI ANDY;HORSTMANN MANFRED;KAMMLER THORSTEN
分类号 H01L21/8238;H01L21/336;H01L21/44 主分类号 H01L21/8238
代理机构 代理人
主权项
地址