发明名称 CMOS buffer with complementary outputs having reduced voltage swing
摘要 A buffer for interfacing complementary input signals having first logical voltage levels to a circuit operating with second logical voltage levels includes first and second branches outputting first and second complementary output signals, respectively. Each branch includes a PMOS and an NMOS transistor connected in series with a voltage-swing adjusting transistor between a first supply voltage and a second supply voltage. Control terminals of the PMOS and NMOS transistors each receive one of the complementary input signals, and a control terminal of the first voltage-swing adjusting transistor receives a first bias voltage. When the complementary input signal has a first voltage level, the voltage-swing adjusting transistor operates in a linear region and when the first complementary input signal has a second voltage level, current through the voltage-swing adjusting transistor is shut-off. No current flows in either branch when the buffer is in a static state.
申请公布号 US2008024177(A1) 申请公布日期 2008.01.31
申请号 US20060495882 申请日期 2006.07.31
申请人 MAO WEIWEI 发明人 MAO WEIWEI
分类号 H03B1/00 主分类号 H03B1/00
代理机构 代理人
主权项
地址