发明名称 High aspect ration bitline oxides
摘要 A non-volatile memory device includes a plurality of word line areas each separated from its neighbor by a contact area, an oxide-nitride-oxide (ONO) layer within the word line areas and at least partially within the contact areas and protective elements, generated when spacers are formed in the periphery area, to protect silicon under the ONO layer in the contact areas. A non-volatile memory device includes a plurality of word line areas each separated from its neighbor by a contact area and bitline oxides whose height:distance aspect ratio (T:D) is at least 25% greater than the maximum height:distance (Tg:Dg) ratio of gate electrodes in the CMOS periphery to ensure remnants of sidewall material between bitlines after sidewall spacer etch, thus protecting silicon in a subsequent word line salicidation step.
申请公布号 US2008025084(A1) 申请公布日期 2008.01.31
申请号 US20070882787 申请日期 2007.08.06
申请人 IRANI RUSTOM;EITAN BOAZ;SHAPPIR ASSAF 发明人 IRANI RUSTOM;EITAN BOAZ;SHAPPIR ASSAF
分类号 G11C11/34;H01L21/336;H01L29/792 主分类号 G11C11/34
代理机构 代理人
主权项
地址