发明名称 Techniques to reduce transmitted jitter
摘要 A re-timer system that may include a phase recoverer ("PR"), first-in-first-out device ("FIFO") and retime clock multiplication unit ("CMU"). PR may receive an input signal that suffers from jitter. PR may generate a phase matched signal having substantially the same phase as that of the input signal. To generate the phase matched signal, PR may use a clock signal provided by a single side band oscillator, CMU, or a clock signal having substantially the same level of jitter as that of the input signal to generate the phase matched signal. FIFO may sample the phase matched signal and store such samples. CMU may request and output samples from the FIFO at a frequency determined by a reference clock signal.
申请公布号 US7324620(B2) 申请公布日期 2008.01.29
申请号 US20060557355 申请日期 2006.11.07
申请人 INTEL CORPORATION 发明人 DIETRICH CASPER
分类号 H04L7/00;H03L7/06;H04J3/06 主分类号 H04L7/00
代理机构 代理人
主权项
地址