发明名称 Defect-and-failure-tolerant demultiplexer using series replication and error-control encoding
摘要 One embodiment of the present invention is a method for constructing defect-and-failure-tolerant demultiplexers. This method is applicable to nanoscale, microscale, or larger-scale demultiplexer circuits. Demultiplexer circuits can be viewed as a set of AND gates, each including a reversibly switchable interconnection between a number of address lines, or address-line-derived signal lines, and an output signal line. Each reversibly switchable interconnection includes one or more reversibly switchable elements. In certain demultiplexer embodiments, NMOS and/or PMOS transistors are employed as reversibly switchable elements. In the method that represents one embodiment of the present invention, two or more serially connected transistors are employed in each reversibly switchable interconnection, so that short defects in up to one less than the number of serially interconnected transistors does not lead to failure of the reversibly switchable interconnection. In addition, error-control-encoding techniques are used to introduce additional address-line-derived signal lines and additional switchable interconnections so that the demultiplexer may function even when a number of individual, switchable interconnections are open-defective.
申请公布号 US2008013393(A1) 申请公布日期 2008.01.17
申请号 US20060484961 申请日期 2006.07.12
申请人 ROBINETT WARREN;KUEKES PHILIP J;WILLIAMS R STANLEY 发明人 ROBINETT WARREN;KUEKES PHILIP J.;WILLIAMS R. STANLEY
分类号 G11C17/18 主分类号 G11C17/18
代理机构 代理人
主权项
地址