发明名称 Low-k spacer structure for flash memory
摘要 A flash memory cell includes a silicon substrate having a main surface, a source region in a portion of the silicon substrate proximate the main surface and a drain region in a portion of the silicon substrate proximate the main surface. The drain region is spaced apart from the source region. The memory cell includes a first dielectric layer formed on the main surface, a floating gate disposed above the first dielectric layer, an inter-gate dielectric layer disposed above the floating gate, a control gate disposed above the inter-gate dielectric layer, a second dielectric layer and a low-k dielectric spacer layer disposed on the second dielectric layer. The first dielectric layer covers a portion of the main surface between the source and the drain. The second dielectric layer surrounds outer portions of the first dielectric layer, the control gate, the inter-gate dielectric layer and the floating gate.
申请公布号 US7319618(B2) 申请公布日期 2008.01.15
申请号 US20050204537 申请日期 2005.08.16
申请人 MACRONIC INTERNATIONAL CO., LTD. 发明人 WU CHU-CHING;YIH CHENG-MING
分类号 G11C11/34 主分类号 G11C11/34
代理机构 代理人
主权项
地址