发明名称 VARIABLE DELAY CLOCK SYNTHESIZER
摘要 In an embodiment, a fine resolution of variable clock delay is implemented using a variable DC offset having fine resolution. The proportional ratio between the DC offset and the phase delay/advance of the clock is calibrated in a closed-loop manner. In an embodiment, in a calibration circuit, an adaptive positive DC offset is added to the output of a delay buffer to advance the phase of the clock output, which also has a phase delay from the delay buffer. The DC offset is adjusted in a closed-loop manner to make the phase advance, due to the DC offset, compensate for the phase delay, due to the delay buffer. Once the phase relationship of the DC offset to the clock phase advance is calibrated, the DC offset can be scaled and added to the output of another buffer of the same type to achieve a desired phase delay or advance of the clock signal.
申请公布号 US2008007305(A1) 申请公布日期 2008.01.10
申请号 US20070860108 申请日期 2007.09.24
申请人 REALTEK SEMICONDUCTOR CORP. 发明人 LIN CHIA-LIANG;CHOU GERCHIH
分类号 H03B21/00;H03L7/00 主分类号 H03B21/00
代理机构 代理人
主权项
地址