发明名称
摘要 A full CMOS SRAM cell is provided. The SRAM cell includes first and second active regions formed on a semiconductor substrate, arranged parallel to each other. A third active region is formed on the semiconductor substrate between the first active region and the second active region parallel to the first active region, and a fourth active region is formed on the semiconductor substrate between the third active region and the second active region parallel to the second active region. A word line intersects the first and second active regions. A first common conductive electrode intersects the first active region and the third active region, and a second common conductive electrode intersects the second active region and the fourth active region.
申请公布号 JP4027586(B2) 申请公布日期 2007.12.26
申请号 JP20000360838 申请日期 2000.11.28
申请人 发明人
分类号 G11C11/414;H01L21/8244;G11C11/412;H01L27/11 主分类号 G11C11/414
代理机构 代理人
主权项
地址