发明名称 ASYMMETRIC CLUSTERED PROCESSOR ARCHITECTURE BASED ON VALUE CONTENT
摘要 A method and apparatus for improving the operation of a computer processor by utilizing an asymmetric clustered processor architecture are disclosed. The asymmetric clustered processor apparatus includes a narrow cluster, a wide cluster, a steering logic utilizing a cluster predictor for providing a decoded instruction to either the narrow cluster or the wide cluster; address registers which are not part of the ISA, and a translation look-aside buffer for translating the virtual address of a load/store instruction in parallel with an execute stage. The method includes the steps of: predictably steering the instruction to either a W-bit Wide integer cluster or an N-bit Narrow integer cluster, managing the Address register file, and processing any instruction in the Wide integer cluster but processing only N-bit instructions in the Narrow integer cluster.
申请公布号 US2007294507(A1) 申请公布日期 2007.12.20
申请号 US20060424829 申请日期 2006.06.16
申请人 THE REGENTS OF THE UNIVERSITY OF CALIFORNIA;UNIVERSITAT POLITECNICA DE CATALUNYA 发明人 VEIDENBAUM ALEXANDER V.;CRISTAL KESTELMAN ADRIAN;VALERO CORTES MATEO;GONZALEZ GARCIA RUBEN
分类号 G06F15/00 主分类号 G06F15/00
代理机构 代理人
主权项
地址