发明名称 Method to enhance device performance with selective stress relief
摘要 A structure and method of fabrication of a semiconductor device having a stress relief layer under a stress layer in one region of a substrate. In a first example, a stress relief layer is formed over a first region of the substrate (e.g., PFET region) and not over a second region (e.g., NFET region). A stress layer is over the stress relief layer in the first region and over the devices and substrate/silicide in the second region. The NFET transistor performance is enhanced due to the overall tensile stress in the NFET channel while the degradation in the PFET transistor performance is reduced/eliminated due to the inclusion of the stress relief layer. In a second example embodiment, the stress relief layer is formed over the second region, but not the first region and the stress of the stress layer is reversed.
申请公布号 US7309637(B2) 申请公布日期 2007.12.18
申请号 US20050299542 申请日期 2005.12.12
申请人 CHARTERED SEMICONDUCTOR MANUFACTURING, LTD;IBM 发明人 LEE YONG MENG;YANG HAINING S.;CHAN VICTOR
分类号 H01L21/336;H01L21/3205;H01L21/4763 主分类号 H01L21/336
代理机构 代理人
主权项
地址