发明名称 Semiconductor Memory
摘要 A semiconductor memory using a DLL circuit having a phase comparison circuit for comparing phases of an internal clock and a delay clock and a variable delay addition circuit for adjusting delay amount according to a signal from the phase comparison circuit comprises a means for inputting a first signal latched to a logic "1" by start of one clock cycle of the internal clock to the variable delay addition circuit through a dummy delay at the start of burst and a means for detecting the duration time of the logic "1" of the first signal inputted by the variable delay addition circuit through the dummy delay until one clock cycle of the internal clock is completed and setting the initial value of delay amount of the variable delay addition circuit based on the duration time.
申请公布号 US2007279112(A1) 申请公布日期 2007.12.06
申请号 US20050589428 申请日期 2005.02.09
申请人 MAEDA KENGO;TANIGAWA AKIRA;NISHIYAMA MASUJI;OHORI SHOICHI;HIRANO MAKOTO;TAKASHIMA HIROSHI;MATOBA SHINJI;ASANO MASAMICHI 发明人 MAEDA KENGO;TANIGAWA AKIRA;NISHIYAMA MASUJI;OHORI SHOICHI;HIRANO MAKOTO;TAKASHIMA HIROSHI;MATOBA SHINJI;ASANO MASAMICHI
分类号 G11C16/02;H03L7/06;G01F1/12;G06F1/12;G11C7/10;G11C11/4063;G11C11/407;G11C16/06;G11C16/32;G11C29/02;H03H11/26;H03K5/00;H03K5/14;H03K5/26;H03L7/08;H03L7/081 主分类号 G11C16/02
代理机构 代理人
主权项
地址