发明名称 Transistor and fabrication process
摘要 Process for fabricating a transistor, in which an electron-sensitive resist layer lying between at least two semiconductor fingers is formed and said resist lying between at least two wires is converted into a dielectric. For example, in one embodiment of the present disclosure an integrated circuit includes a transistor having an insulating substrate including, for example, based on silicon oxide. Transistor also includes a conducting gate region comprising, for example, TiN or polysilicon, formed on a localized zone of the upper surface of the substrate, and an isolating region, comprising, for example, silicon oxide and surrounding the conducting region. The conducting region is also bounded in the direction normal to the plane of the drawing.
申请公布号 US2007278575(A1) 申请公布日期 2007.12.06
申请号 US20070710599 申请日期 2007.02.23
申请人 STMICROELECTRONICS (CROLLES 2) SAS 发明人 WACQUEZ ROMAIN;CORONEL PHILIPPE;BUSTOS JESSY
分类号 H01L29/786;H01L21/336 主分类号 H01L29/786
代理机构 代理人
主权项
地址
您可能感兴趣的专利