发明名称 SWITCHING CIRCUIT ARRANGEMENT
摘要 A switching circuit arrangement (100) comprises a field effect transistor (40) and circuitry (50, 52, 54, 60, 62) for biasing the gate voltage of the field effect transistor (40), in particular forcing the gate voltage of the field effect transistor (40) under a certain threshold, in particular under a certain positive threshold level. In embodiments, reverse recovery as well as gate bounce are simultaneously mitigated. In one embodiment, the biasing circuitry comprises a biasing diode (52) connected in series to the gate (G) of the field effect transistor (40) to bias the gate voltage of the field effect transistor (40), as well as a clamping field effect transistor unit (62) connected between the gate (G) of the field effect transistor (40) and the source (S) of the field effect transistor (40) to force the gate voltage of the field effect transistor (40) under a certain threshold, in particular under a certain positive threshold level.
申请公布号 WO2007138509(A2) 申请公布日期 2007.12.06
申请号 WO2007IB51806 申请日期 2007.05.14
申请人 KONINKLIJKE PHILIPS ELECTRONICS N.V.;PHILIPS INTELLECTUAL PROPERTY & STANDARDS GMBH;LOPEZ, TONI;ELFERICH, REINHOLD 发明人 LOPEZ, TONI;ELFERICH, REINHOLD
分类号 H03K17/16 主分类号 H03K17/16
代理机构 代理人
主权项
地址