发明名称 High latency timing circuit
摘要 A phase locked loop (PLL) circuit, comprises a frequency integrator circuit that receives a target signal, a phase shift signal and a frequency gain correction parameter and that selectively disables tracking frequency offset based on a value of the frequency gain correction parameter. A phase integrator circuit communicates with frequency integrator circuit, that synchronizes phase with the target signal and generates a phase signal. A phase shift measurement circuit generates the phase shift signal based on the phase signal. A phase interpolator circuit generates the frequency gain correction parameter based on the phase signal.
申请公布号 US7304545(B1) 申请公布日期 2007.12.04
申请号 US20060507916 申请日期 2006.08.22
申请人 MARVELL INTERNATIONAL LTD. 发明人 SUTARDJA PANTAS
分类号 H03L7/00 主分类号 H03L7/00
代理机构 代理人
主权项
地址