发明名称 CONTROLLED-PRECISION ITERATIVE ARITHMETIC LOGIC UNIT
摘要 <p>A controlled-precision Iterative Arithmetic Logic Unit (IALU) included in a processor produces sub-precision results, i.e. results having a bit precision less than full precision. In one embodiment, the controlled-precision IALU comprises an arithmetic logic circuit and a precision control circuit. The arithmetic logic circuit is configured to iteratively process operands of a first bit precision to obtain a result. The precision control circuit is configured to end the iterative operand processing when the result achieves a programmed second bit precision less than the first bit precision. In one embodiment, the precision control circuit causes the arithmetic logic circuit to end the iterative operand processing in response to an indicator received by the control circuit. The controlled-precision IALU further comprises rounding logic configured to round the sub-precision result.</p>
申请公布号 CA2649857(A1) 申请公布日期 2007.11.15
申请号 CA20072649857 申请日期 2007.04.20
申请人 QUALCOMM INCORPORATED 发明人 DOCKSER, KENNETHM ALAN
分类号 G06F7/499;G06F7/483 主分类号 G06F7/499
代理机构 代理人
主权项
地址