发明名称 System on a chip bus with automatic pipeline stage insertion for timing closure
摘要 A method of designing a system on a chip (SoC) to operate with varying latencies and frequencies. A layout of the chip is designed with specific placement of devices, including a bus controller, initiator, and target devices. The time for a signal to propagate from a source device to a destination device is determined relative to a default propagation time. A pipeline stage is then inserted into a bus path between said source device and destination device for each additional time the signal takes to propagate. Each device (i.e., initiators, targets, and bus controller) is designed with logic to control a protocol that functions with a variety of response latencies. With the additional logic, the devices do not need to be changed when pipeline stages are inserted in the various paths. Registers are utilized as the pipeline stages that are inserted within the paths.
申请公布号 US7296175(B2) 申请公布日期 2007.11.13
申请号 US20040971947 申请日期 2004.10.22
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 AUGSBURG VICTOR ROBERTS;DIEFFENDERFER JAMES NORRIS;DRERUP BERNARD CHARLES;HOFMANN RICHARD GERARD;SARTORIUS THOMAS ANDREW;WOLFORD BARRY JOE
分类号 G06F1/00;G06F1/04;G06F11/00;G06F17/50 主分类号 G06F1/00
代理机构 代理人
主权项
地址