发明名称 Device for eliminating clock signal noise in a semiconductor integrated circuit
摘要 A semiconductor integrated circuit includes a integration circuit which has a first integrating portion and a second integrating portion. The semiconductor integrated circuit also includes a data input portion, data processing portion and data output portion. A clock signal is inverted by an input buffer and applied to a NAND gate together with a mask signal. When the signal from the NAND gate rises, the signal of the second integrating portion falls after a delay time due to the integration circuit. The signal from the NAND gate is applied together with the signal from the second integrating portion to a second NAND gate, and the signal from the second NAND gate is fixed at "L" during the period from the time of the rise of the clock signal for the duration of the delay time of the integration circuit. The signal from the second NAND gate is delayed by a third integrating portion and a delay time of the third integrating portion is added by an AND gate to generate a mask signal. In the meantime, the signal from the second NAND gate is also inverted by an inverter, and is supplied as an internal clock to the data input portion, data processing portion, and data output portion.
申请公布号 US7295055(B2) 申请公布日期 2007.11.13
申请号 US20050216142 申请日期 2005.09.01
申请人 OKI ELECTRIC INDUSTRY CO., LTD. 发明人 NOGUCHI HIDEKAZU;UEHARA HIDENORI
分类号 G06F1/04;G06F1/10;H03K5/1252;H03K17/16 主分类号 G06F1/04
代理机构 代理人
主权项
地址