发明名称 Self DC-bias high frequency logic gate, high frequency NAND gate and high frequency NOR gate
摘要 A self DC-bias high frequency logic gate is disclosed. The logic gate comprises at least one input terminal and one output terminal for performing Boolean operation on the high frequency input signals. The logic gate is characterized in that each transistor is coupled to an impedance matching network. The impedance matching network comprises a first terminal and a second terminal. Wherein, the first terminal is coupled to a gate of the transistor, and the second terminal is coupled to a drain of the transistor for providing an operation voltage to the transistor. When a gate of an N-type transistor and a gate of a P-type transistor are coupled with each other, and a drain of the N-type transistor and a drain of the P-type transistor are also coupled with each other, a common impedance matching network is shared with both the N-type transistor and the P-type transistor.
申请公布号 US7285987(B2) 申请公布日期 2007.10.23
申请号 US20050160877 申请日期 2005.07.14
申请人 SUNPLUS TECHNOLOGY CO., LTD. 发明人 CHUNG YUAN-HUNG
分类号 H03K5/22 主分类号 H03K5/22
代理机构 代理人
主权项
地址