发明名称 Full-rate clock data retiming in time division multiplexers
摘要 Apparatus for use in providing full-rate clock data retiming in a time division multiplexer, wherein the time division multiplexer includes an N to 1 time division multiplexer circuit and a retiming circuit, comprises the following circuitry. The apparatus comprises first circuitry for generating a half-rate clock from a full-rate clock used by the retiming circuit and for providing selective adjustment of a phase associated with the half-rate clock within a range of D degrees. The apparatus further comprises second circuitry, coupled to the first circuitry, for generating a set of sub-rate clocks from the phase-adjustable half-rate clock for use by the N to 1 time division multiplexer circuit in generating a multiplexed data stream from N parallel data streams, such that the retiming circuit is able to operate within a clock phase margin associated therewith. Phase adjustment need not be dependent on a rate associated with the multiplexed data stream, and may be continuous or discrete. When D is 180°, the retiming circuit is effectively able to operate with a clock phase margin of 360°.
申请公布号 US7286569(B2) 申请公布日期 2007.10.23
申请号 US20020314052 申请日期 2002.12.06
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 MEGHELLI MOUNIR
分类号 H04J3/06 主分类号 H04J3/06
代理机构 代理人
主权项
地址