发明名称 Digital data processing apparatus having multi-level register file
摘要 A processor contains multiple levels of registers having different access latency. A relatively smaller set of registers is contained in a relatively faster higher level register bank, and a larger, more complete set of the registers is contained in a relatively slower lower level register bank. Physically, the higher level register bank is placed closer to functional logic which receives inputs from the registers. Preferably, the lower level bank includes a complete set of all processor registers, and the higher level bank includes a smaller subset of the registers, duplicating information in the lower level bank. The higher level bank is preferably accessible in a single clock cycle.
申请公布号 US7284092(B2) 申请公布日期 2007.10.16
申请号 US20040875373 申请日期 2004.06.24
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 NUNAMAKER NATHAN SAMUEL;RANDOLPH JACK CHRIS;TSUCHIYA KENICHI
分类号 G06F12/00;G06F9/30;G06F9/38;G06F12/08;G06F13/00 主分类号 G06F12/00
代理机构 代理人
主权项
地址
您可能感兴趣的专利