发明名称 Apparatus, system and method capable of clock noise mitigation using a frequency adaptive process
摘要 An embodiment of the present invention provides an apparatus, comprising an oscillator capable of generating a clock signal, wherein said apparatus is capable of clock noise mitigation using a frequency adaptive algorithm, technique, process or system. And wherein said oscillator may be a voltage controlled oscillator (VCO) operating near a desired frequency used to generate an output signal. The clock noise mitigation may accomplished by portion of said VCO signal being fed into a first dividing circuit capable of dividing by a given number M, and a second dividing circuit, N, wherein said first and second dividing circuits may be capable of producing a signal close to the frequency of a reference oscillator, said VCO signal may then be compared via a phase comparator to a reference frequency and wherein the phase comparator signal may then be fed back to the VCO such that its frequency will "lock" to said reference oscillator. The M and N dividers may be set to enable the frequency increments to be as small as desired and may be dynamically programmable. Depending on the communication channels being used, the frequency of the clock may modified either up or down to avoid interference.
申请公布号 US7279989(B2) 申请公布日期 2007.10.09
申请号 US20050169365 申请日期 2005.06.28
申请人 INTEL CORPORATION 发明人 BETTNER AL;LIN XINTIAN EDDIE;SLATTERY KEVIN P.
分类号 H03L7/18;H04B1/10 主分类号 H03L7/18
代理机构 代理人
主权项
地址