发明名称 Method and manufacturing low leakage MOSFETs and FinFETs
摘要 By aligning the primary flat of a wafer with a (100) plane rather than a (110) plane, devices can be formed with primary currents flowing along the (100) plane. In this case, the device will intersect the (111) plane at approximately 54.7 degrees. This intersect angle significantly reduces stress propagation/relief along the (111) direction and consequently reduces defects as well as leakage and parasitic currents. The leakage current reduction is a direct consequence of the change in the dislocation length required to short the source-drain junction. By using this technique the leakage current is reduced by up to two orders of magnitude for an N-channel CMOS device.
申请公布号 US2007228425(A1) 申请公布日期 2007.10.04
申请号 US20060397784 申请日期 2006.04.04
申请人 MILLER GAYLE W;DUDEK VOLKER;GRAF MICHAEL 发明人 MILLER GAYLE W.;DUDEK VOLKER;GRAF MICHAEL
分类号 H01L29/76;H01L21/8234 主分类号 H01L29/76
代理机构 代理人
主权项
地址