发明名称 Semiconductor memory device having ECC circuit
摘要 A semiconductor device includes a memory cell array and first and second replica bit lines. A plurality of memory cells are arranged in an array form on the memory cell array. The first replica bit line is configured by wirings having the same wiring width and wiring intervals as bit lines configuring the memory cell array and is operated to generate a read timing signal. The second replica bit line is configured by wirings having the same wiring width and wiring intervals as the bit lines configuring the memory cell array and is operated to generate a write timing signal.
申请公布号 US7277322(B2) 申请公布日期 2007.10.02
申请号 US20040930767 申请日期 2004.09.01
申请人 KABUSHIKI KAISHA TOSHIBA 发明人 HIRABAYASHI OSAMU
分类号 G11C11/34;G01R31/28;G11C7/14;G11C7/18;G11C7/22;G11C11/419 主分类号 G11C11/34
代理机构 代理人
主权项
地址