发明名称 Semiconductor integrated circuit
摘要 During a period of preparation for actual operation, a reference clock is supplied to both a comparison clock input portion and a feedback clock input portion of a phase comparator while a feedback loop of a PLL (phase-locked loop) is interrupted, and a delay of a reset signal within the phase comparator is adjusted so as to reduce a detection dead zone of phase differences in the phase comparator.
申请公布号 US7274261(B2) 申请公布日期 2007.09.25
申请号 US20050106471 申请日期 2005.04.15
申请人 发明人
分类号 H03L7/00;G06F1/10;G06F1/24;G11C7/10;H03D13/00;H03L7/07;H03L7/081;H03L7/089;H03L7/18 主分类号 H03L7/00
代理机构 代理人
主权项
地址