发明名称 Apparatus and methods for high-density chip connectivity
摘要 Self-alignment structures, such as micro-balls and V-grooves, may be formed on chips made by different processes. The self-alignment structures may be aligned to mask layers within an accuracy of one-half the smallest feature size inside a chip. For example, the alignment structures can align an array of pads having a pitch of 0.6 microns, compared to a pitch of 100 microns available with today's Ball Grid Array (BGA) technology. As a result, circuits in the mated chips can communicate via the pads with the same speed or clock frequency as if in a single chip. For example, clock rates between interconnected chips can be increased from 100 MHz to 4 GHz due to low capacitance of the interconnected pads. Because high-density arrays of pads can interconnect chips, chips can be made smaller, thereby reducing cost of chips by order(s) of magnitude.
申请公布号 US2007194416(A1) 申请公布日期 2007.08.23
申请号 US20060508007 申请日期 2006.08.21
申请人 发明人 VORA MADHUKAR B.
分类号 H01L23/02 主分类号 H01L23/02
代理机构 代理人
主权项
地址