发明名称 Power-efficient sign extension for booth multiplication methods and systems
摘要 Techniques for the design and use of a digital signal processor, including processing transmissions in a communications (e.g., CDMA) system. Power-efficient sign extension for Booth multiplication processes involves applying a sign bit in a Booth multiplication tree. The sign bit allows the Booth multiplication process to perform a sign extension step. This further involves one-extending a predetermined partial product row of the Booth multiplication tree using a sign bit for preserving the correct sign of the predetermined partial product row. The process and system resolve the signal value of the sign bit by generating a sign-extension bit in the Booth multiplication tree. The sign-extension bit is positioned in a carry-out column to extend the product of the Booth multiplication process. Then, the method and system form a final product from the Booth multiplication tree by adding the carry-out value to the sign bit positioned at least a predetermined column of the Booth multiplication tree. The result is to effectively extend the sum component of the final product with the sign and zero-extending the carry component of the final product.
申请公布号 US2007192399(A1) 申请公布日期 2007.08.16
申请号 US20060356359 申请日期 2006.02.15
申请人 KRITHIVASAN SHANKAR;KOOB CHRISTOPHER E;ANDERSON WILLIAM C 发明人 KRITHIVASAN SHANKAR;KOOB CHRISTOPHER E.;ANDERSON WILLIAM C.
分类号 G06F7/52 主分类号 G06F7/52
代理机构 代理人
主权项
地址